WiSN v5.0.0
Pin Assignment JN5169-001-M06-2

| Pin Assignment  Module Pin Function Type Signal Connected to |              |                    |            |                  |               |                           |                                                                                                        |             |                              |                                                                 |             |                                                                              |                                                    | <del></del>                                                       |                                      |
|--------------------------------------------------------------|--------------|--------------------|------------|------------------|---------------|---------------------------|--------------------------------------------------------------------------------------------------------|-------------|------------------------------|-----------------------------------------------------------------|-------------|------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------|--------------------------------------|
| Modul<br>Pin                                                 |              |                    |            | Туре             | Type   Signal |                           | Project WIRE NAME                                                                                      | DESCRIPTION |                              | DEVICE Pin                                                      | DEVICE Name | Note                                                                         | Connected to Note 2                                |                                                                   |                                      |
| FIII                                                         | Fillia       | y                  |            | The rucing       |               |                           | Type Description                                                                                       | _           | Project WINE NAIVIE          | DESCRIPTION                                                     | L           | Res.Divider (R601, R602, C601, D13) <- ADCO_IN                               | DEVICE Name                                        | L                                                                 | NEMA Socket                          |
| 1                                                            | ADC1         |                    |            |                  |               |                           | 3.3V Analogue to Digital Input                                                                         | _           | ADC0 / ADC0_OUT              | ADC 0-30V input on NEMA-pin4                                    | 7           | <- P100.pin4                                                                 |                                                    |                                                                   | Pin4 Vnema_adc_in_max = 30V          |
|                                                              |              |                    |            |                  |               |                           |                                                                                                        |             |                              |                                                                 |             |                                                                              |                                                    | JTAG programming mode: must be left floating high during reset to | The JN5169 will enter JTAG           |
|                                                              |              |                    |            |                  |               |                           |                                                                                                        | +           |                              |                                                                 |             |                                                                              |                                                    | avoid entering JTAG programming                                   | programming mode if SPICLK (DO0) is  |
| 2                                                            | DO0          | SPICLK             |            |                  | PWM2          | 0                         | CMOS DO0; SPI-bus Master Clock Output; PWM2 Output                                                     |             | J4                           | Test Jumper J4                                                  |             |                                                                              |                                                    | mode.                                                             | low after RESET                      |
|                                                              |              |                    |            |                  |               |                           |                                                                                                        |             |                              |                                                                 |             |                                                                              |                                                    | UART programming mode: leave pin                                  |                                      |
|                                                              |              |                    |            |                  |               |                           |                                                                                                        | <b>←</b>    |                              |                                                                 |             |                                                                              |                                                    | floating high during reset to avoid                               | The JN5169 will enter UART           |
|                                                              | D04          | CDINAICO           |            |                  | D) 4 / 1 / 2  |                           |                                                                                                        |             | DDOC I                       |                                                                 |             |                                                                              | DD00 UE4DED                                        | entering UART programming mode                                    | programming mode if SPIMISO (DO1) is |
| 3                                                            | DO1<br>DIO18 | SPIMISO<br>SPIMOSI |            |                  | PWM3          |                           | O CMOS SPI-bus Master_In, Slave_Out input; PWM3 iutput O CMOS SPI Master Out Slave In Output           |             | PROG_L<br>GPS_RESET_L        | GPS Reset                                                       |             |                                                                              | PROG_HEADER                                        | or hold it low to program.                                        | HEADER low after RESET.              |
| 5                                                            |              | SPISEL0            |            |                  |               |                           | O CMSO SPI Master Select Output 0                                                                      |             |                              | GPS Time Mark                                                   |             |                                                                              |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           |                                                                                                        | _           |                              |                                                                 | ٠           |                                                                              |                                                    |                                                                   |                                      |
| 6                                                            | DIO0         | ADO                | SPISEL1    | ADC3             |               | 1/0                       | DIO0; antenna diversity odd output, SPI Master O CMOS Select Output 1; ADC input 3                     | <b>+</b>    | ADC2 / ADC2_OUT              | ADC 0-10V input (feedback of 0-<br>10V_CH1 output on NEMA-pin2) |             | Res.Divider (R605, R606, C603) <- ADC2_IN /<br>0_10V_CH1_OUT                 |                                                    |                                                                   |                                      |
|                                                              | 1000         | 7.00               | 31 13221   | ADCS             |               | 1,0                       | DIO1; antenna diversity odd output; SPI Master                                                         |             | NDCZ / NDCZ_OOT              | 104_CH1 output on NEIVIN pinizy                                 |             | 0_10*_011_001                                                                |                                                    |                                                                   |                                      |
| _                                                            |              |                    |            |                  |               |                           |                                                                                                        |             | ADC3 / ADC3_OUT /            |                                                                 | +           |                                                                              |                                                    |                                                                   |                                      |
| 7                                                            | DIO1         | ADE                | SPISEL2    | ADC4<br>TIMOCK G | PC0           | 1/0                       | O CMOS Input DIO2, Radio Receive Control Output or Timer0                                              |             | V12P0                        | ADC for 12V Rail monitoring                                     |             | Res.Divider (R48, R49, C28) <- ADC3_IN / V12P0                               | 12V Rail                                           | * This pin is not connected for                                   |                                      |
| 8                                                            | DIO2*        |                    | RFRX       | T                | ADC5          | I/O                       |                                                                                                        |             | NOT CONNECTED                | ** DO NOT CONNECT **                                            |             |                                                                              | KEEP OPEN                                          | JN5169-001-M06-2 modules.                                         |                                      |
|                                                              | DICC         |                    | DETY       | TIN 4004 5       | ADCC          | .,,                       | DIO3, Radio Transmit Control Output or Timer0                                                          |             | NOT COMMISSTER               | ** DO NOT CONNECT **                                            |             |                                                                              | WEED ODEN                                          | * This pin is not connected for                                   |                                      |
| 9                                                            | DIO3*        |                    | RFTX       | TIMOCAP          | ADC6          |                           | O CMOS Capture Input                                                                                   |             | NOT CONNECTED                | ** DO NOT CONNECT **                                            |             |                                                                              | KEEP OPEN                                          | JN5169-001-M06-2 modules.                                         |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO4, UART 0 Clear To Send Input, JTAG CLK Input,                                                      | <b>→</b>    |                              |                                                                 | →           |                                                                              |                                                    |                                                                   |                                      |
| 10                                                           | DIO4         | CTS0               | JTAG_TCK   | TIM00UT          | PC0           | 1/0                       | O CMOS Timer0 PWM Output, or Pulse Counter 0 input                                                     |             | RELAY                        | Relay Driver                                                    |             | Q4.pin1 (MOS Gate) -> K901.pin3 (coil pin)                                   | ALZ12B12                                           |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO5; UART 0 Request To Send Output; JTAG Mode                                                         | _           | PRST I /                     |                                                                 | _           | U1.pinXX (TCLT1003 OPTO) -> U1.pinXX ->                                      |                                                    |                                                                   |                                      |
| 11                                                           | DIO5         | RTS0               | JTAG_TMS   | PWM1             | PC1           | 1/0                       | O CMOS Select Input; PWM1 Output; Pulse Counter 1 Input                                                |             | EnergyMeter.RESET_L          |                                                                 |             |                                                                              | 78M6610+PSU/B00                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO6, UART 0 Transmit Data Output, JTAG Data                                                           | <b>→</b>    |                              |                                                                 |             | U9.pinXX (TCLT1003 OPTO) -> U9.pinXX ->                                      |                                                    |                                                                   | J3 - PROG                            |
| 12                                                           | DIO6         | TXD0               | JTAG_TDO   | PWM2             |               | 1/0                       | O CMOS Output or PWM2 Output DIO7, UART 0 Receive Data Input, JTAG Data Input                          |             | TXD0 / EnergyMeter.RX        | Power Meter UART                                                |             | U6.pin13 (SDI/ <b>RX</b> /SDAi)<br>U10.pinXX (TCLT1003 OPTO) <- U10.pinXX <- | 78M6610+PSU/B00                                    |                                                                   | J3 - PROG                            |
| 13                                                           | DIO7         | RXD0               | JTAG_TDI   | PWM3             |               | 1/0                       | O CMOS or PWM 3 Output                                                                                 | +           | RXD0 / EnergyMeter.TX        | Power Meter UART                                                |             |                                                                              | 78M6610+PSU/B00                                    |                                                                   | HEADER                               |
|                                                              |              |                    |            |                  |               |                           | DIO8, Timer0 Clock/Gate Input, Pulse Counter1                                                          | <b>→</b>    |                              |                                                                 | <b>→</b>    |                                                                              |                                                    |                                                                   |                                      |
| 14                                                           | DIO8         | TIM0CK_GT          | PC1        | PWM4             |               | 1/0                       | O CMOS Input or PWM 4 Output DIO9, Timer0 Capture Input, 32K External Crystal                          | ļ-          | LED_RED                      | Led RED                                                         |             | D14                                                                          |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           |                                                                                                        | <b>→</b>    |                              |                                                                 | <b>→</b>    |                                                                              |                                                    |                                                                   |                                      |
| 15                                                           | DIO9         | TIM0CAP            | 32KXTALIN  | RXD1             | 32KIN         | 1/0                       | O CMOS clock Input                                                                                     | _           | LED_BLUE                     | Led BLUE                                                        |             | D101                                                                         |                                                    |                                                                   |                                      |
| 16                                                           | DIO10        | TIM00UT            | 32KXTALOUT |                  |               | 1/0                       | DIO10, Timer0 PWM Output or 32K External Crystal O CMOS Output                                         | →           | LED_GREEN                    | Led GREEN                                                       | →           |                                                                              |                                                    |                                                                   |                                      |
| 10                                                           | DIOIO        | THIVIOCOT          | SZKXTYŁOOT |                  |               | 1,0                       | Cution Cutput                                                                                          |             | LED_GREEN                    | LCU GREEN                                                       |             |                                                                              |                                                    |                                                                   | J3 - PROG                            |
| 17                                                           | VDD          |                    |            |                  |               | P                         | 9 3.3V Supply Voltage                                                                                  |             | V3P3                         | VCC 3V3                                                         |             |                                                                              |                                                    |                                                                   | HEADER                               |
| 18                                                           | GND          |                    |            |                  |               | GNE                       | ND OV Digital Ground                                                                                   |             | GND                          | GND                                                             |             |                                                                              |                                                    |                                                                   | J3 - PROG<br>HEADER                  |
|                                                              | 1            |                    |            |                  |               |                           |                                                                                                        |             |                              |                                                                 |             |                                                                              |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO11, PWM1 Output or UART 1 Transmit Data                                                             | <b>→</b>    | _                            |                                                                 |             | U801.pin3 (OP.AMP) -> U801.pin1 -> DAC0_OUT                                  |                                                    | →                                                                 | NEMA Socket                          |
| 19                                                           | DIO11        | PWM1               |            | TXD1             |               | 1/0                       | O CMOS Output                                                                                          |             | PWM0 / DAC0_IN               | PWM0 to 0-10V Channel 1                                         |             | / 0_10V_CH1_OUT -> <b>P100.pin2 (NEMA)</b>                                   | LM2904DGKR                                         |                                                                   | Pin2                                 |
|                                                              |              |                    |            |                  |               |                           | DIO12, PWM2 Output, UART 0 Clear To Send Input,                                                        |             |                              |                                                                 |             |                                                                              |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               | SPISMOS                   | JTAG CLK Input, Antenna Diversity Odd Output or                                                        |             |                              |                                                                 |             |                                                                              |                                                    |                                                                   |                                      |
| 20                                                           | DIO12        | PWM2               | CTS0       | JTAG_TCK         | ADO           |                           | O CMOS SPI Slave Master Out Slave In Input DIO13, PWM3 Output, UART 0 Request To Send                  |             | LSW_EN                       | LOAD SWITCH Enable                                              |             |                                                                              |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | Output, JTAG Mode Select Input, Antenna Diversity                                                      |             |                              |                                                                 |             |                                                                              |                                                    |                                                                   |                                      |
|                                                              | DIGGS        | D14/8-40           | DTCC       | ITAC TOS         | ADE           | SPISMIS                   | Even output or SPI Slave Master in Slave Out                                                           |             |                              | I2C Intermet                                                    |             |                                                                              |                                                    |                                                                   |                                      |
| 21                                                           | DIO13        | PWM3               | RTS0       | JTAG_TMS         | ADE           | 0   1/0                   | O CMOS Output                                                                                          |             | IRQ_I2C_DEV_L                | I2C Interrupt                                                   |             |                                                                              |                                                    |                                                                   | J3 - PROG                            |
| 22                                                           | RESET        | N                  |            |                  |               |                           | CMOS Reset input                                                                                       | +           | RESETN                       | Reset                                                           |             |                                                                              | to R201/ C203                                      |                                                                   | HEADER                               |
|                                                              |              |                    |            |                  |               |                           | DIOMA Cantal Later Control Later CT                                                                    |             |                              |                                                                 |             |                                                                              |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO14, Serial Interface Clock, UART 0 Transmit Data Output, UART 1 Transmit Data Output, JTAG Data     |             |                              |                                                                 | <b>→</b>    |                                                                              |                                                    |                                                                   |                                      |
|                                                              |              |                    |            |                  | JTAG_TD       | SPISSE                    | Output, SPI Master Select Output 1 or SPI Slave                                                        |             |                              |                                                                 |             | 0,                                                                           | to:                                                |                                                                   | J2 - UART1                           |
| 23                                                           | DIO14        | SIF_CLK            | TXD0       | TXD1             | 0             |                           | O CMOS Select Input                                                                                    |             |                              | GPS_UART / DEBUG_UART                                           |             | 12 1                                                                         | gps_blk / debug_uart                               |                                                                   | DEBUG 12 HART1                       |
| 24                                                           | DIO15        | SIF_D              | RXD0       | RXD1             | JTAG TDI      | SPISCL  <br>SPISEL2 K I/O | DIO15, Serial Interface Data or Intelligent O CMOS Peripheral Data Out                                 | +           | RXD1                         | GPS_UART / *DEBUG_UART*                                         | +           | gps_blk.UART_GPS_TX<br>J2.3                                                  | from:<br>gps_blk / debug_uart                      |                                                                   | J2 - UART1<br>DEBUG                  |
| =-                                                           |              |                    | •          |                  |               |                           |                                                                                                        |             |                              |                                                                 |             |                                                                              | U7 (KX122-1037 Accelerom)                          |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO16 Comments Built to 1 C 1 I I I I                                                                  | <b>→</b>    | 120 0014.4                   |                                                                 | <b>→</b>    |                                                                              | U15 (APDS-9300 Light Sensor)                       |                                                                   | 12 0000                              |
| 25                                                           | DIO16        | SPISMOSI           | SIF_CLK    | COMP1P           |               |                           | DIO16, Comparator Positive Input, Serial Interface O CMOS clock or SPI Slave Master Out Slave In Input |             | I2C_SCLK /<br>I2C_JENIC_SCLK | I2C Clock                                                       |             |                                                                              | U14 (ATSHA204A Crypto SHA)<br>U16 (MC24C32 EEPROM) |                                                                   | J3 - PROG<br>HEADER                  |
|                                                              | 1.010        | 33031              |            | 22 21            |               |                           | 2 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2                                                                |             |                              |                                                                 |             |                                                                              | U7 (KX122-1037 Accelerom)                          |                                                                   |                                      |
|                                                              |              |                    |            |                  |               |                           | DIO17 C                                                                                                | +           | 120 504 /                    |                                                                 | +           |                                                                              | U15 (APDS-9300 Light Sensor)                       |                                                                   | 12 0000                              |
| 26                                                           | DIO17        | SPISIMO            | SIF D      | COMP1M           |               |                           | DIO17, Comparator Negative Input, Serial Interface O CMOS Data or SPI Slave Master In Slave Out Output |             | I2C_SDA /<br>I2C_JENIC_SDA   | I2C Data                                                        | 7           |                                                                              | U14 (ATSHA204A Crypto SHA)<br>U16 (MC24C32 EEPROM) |                                                                   | J3 - PROG<br>HEADER                  |
|                                                              |              |                    |            | 201111 2111      |               |                           | Analogue peripheral reference valtage or ADC                                                           |             |                              |                                                                 | _           |                                                                              | (32.182.22.110111)                                 |                                                                   |                                      |
| 27                                                           | VREF         | ADC2               |            |                  |               | P; I                      | ; I 3.3V input 2                                                                                       |             | ADC1 / ADC1_OUT              |                                                                 |             |                                                                              |                                                    | NOT USED!!                                                        |                                      |

<sup>\*</sup> These two pins are not connected for JN5169-001-M06-2 modules.